# High Efficiency 

## - Description

ROHM's high efficiency step-down switching regulator (BD910 $\square \mathrm{FVM}$ ) is a power supply designed to produce a low voltage including 1.24 volts from 5 volts power supply line. Offers high efficiency with our original pulse skip control technology and synchronous rectifier. Employs a current mode control system to provide faster transient response to sudden change in load.

- Features

1) Offers fast transient response with current mode PWM control system.
2) Offers highly efficiency for all load range with synchronous rectifier (Nch/Pch FET) and SLLM (Simple Light Load Mode)
3) Incorporates soft-start function.
4) Incorporates thermal protection and ULVO functions.
5) Incorporates short-current protection circuit with time delay function.
6) Incorporates shutdown function
7) Employs small surface mount package MSOP8
-Use
Power supply for HDD, power supply for portable electronic devices like PDA, and power supply for LSI including CPU and ASIC

| Parameter | BD9102FVM | BD9104FVM | BD9106FVM |
| :---: | :---: | :---: | :---: |
| Vcc voltage | $4.0 \sim 5.5 \mathrm{~V}$ | $4.5 \sim 5.5 \mathrm{~V}$ | $4.0 \sim 5.5 \mathrm{~V}$ |
| Output voltage | $1.24 \mathrm{~V} \pm 2 \%$ | $3.30 \mathrm{~V} \pm 2 \%$ | Adjustable(1.0~2.5V) |
| Output current | 0.8A Max. | 0.9A Max. | 0.8A Max. |
| UVLO Threshold voltage | 2.7V Typ. | 4.1V Typ. | 3.4V Typ. |
| Short-current protection with time delay function | built-in | built-in | built-in |
| Soft start function | built-in | built-in | built-in |
| Standby current | $0 \mu$ A Typ. | $0 \mu$ A Typ. | $0 \mu$ A Typ. |
| Operating temperature range | $-25 \sim+85^{\circ} \mathrm{C}$ | $-25 \sim+85^{\circ} \mathrm{C}$ | $-25 \sim+85^{\circ} \mathrm{C}$ |
| Package | MSOP8 | MSOP8 | MSOP8 |

Absolute Maximum Rating ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Limits | Unit |
| :--- | :---: | :---: | :---: |
| VCC voltage | Vcc | $-0.3 \sim+7^{* 1}$ | V |
| PVCC voltage | PVcc | $-0.3 \sim+7^{* 1}$ | V |
| EN voltage | EN | $-0.3 \sim+7$ | V |
| SW,ITH voltage | $\mathrm{SW}, \mathrm{ITH}$ | $-0.3 \sim+7$ | V |
| Power dissipation 1 | Pd 1 | $387.5^{* 2}$ | mW |
| Power dissipation 2 | Pd 2 | $587.4^{* 3}$ | mW |
| Operating temperature range | Topr | $-25 \sim+85$ | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | Tstg | $-55 \sim+150$ | ${ }^{\circ} \mathrm{C}$ |
| Maximum junction temperature | Tjmax | +150 | ${ }^{\circ} \mathrm{C}$ |

[^0]-Recommended Operating Conditions ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ )

| Parameter | Symbol | BD9102FVM |  | BD9104FVM |  | BD9106FVM |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Vcc voltage | Vcc | 4.0 | 5.5 | 4.5 | 5.5 | 4.0 | 5.5 | V |
| PVcc voltage | PVcc * ${ }^{4}$ | 4.0 | 5.5 | 4.5 | 5.5 | 4.0 | 5.5 | V |
| EN voltage | EN | 0 | Vcc | 0 | Vcc | 0 | Vcc | V |
| SW average output current | Isw *4 | - | 0.8 | - | 0.8 | - | 0.8 | A |

${ }^{* 4} \mathrm{Pd}$ should not be exceeded.

## - Electrical Characteristics

© BD 9102 FVM ( $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{Vcc}=5 \mathrm{~V}, \mathrm{EN}=\mathrm{Vcc}$ unless otherwise specified.)

| Parameter | Symbol | Min. | Typ. | Max. | Unit |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Standby current | ISTB | - | 0 | 10 | $\mu \mathrm{~A}$ | EN=GND |
| Bias current | ICC | - | 250 | 400 | $\mu \mathrm{~A}$ |  |
| EN Low voltage | VENL | - | GND | 0.8 | V | Standby mode |
| EN High voltage | VENH | 2.0 | VCC | - | V | Active mode |
| EN input current | IEN | - | 1 | 10 | $\mu \mathrm{~A}$ | VEN=5V |
| Oscillation frequency | FOSC | 0.8 | 1 | 1.2 | MHz |  |
| Pch FET ON resistance $* 5$ | RONP | - | 0.35 | 0.60 | $\Omega$ | PVCC=5V |
| Nch FET ON resistance $* 5$ | RONN | - | 0.25 | 0.50 | $\Omega$ | PVCC=5V |
| Output voltage | VOUT | 1.215 | 1.24 | 1.265 | V |  |
| ITH sInk current | ITHSI | 10 | 20 | - | $\mu \mathrm{A}$ | VOUT=H |
| ITH source current | ITHSO | 10 | 20 | - | $\mu \mathrm{A}$ | VOUT=L |
| UVLO threshold voltage | VUVLOTh | 2.6 | 2.7 | 2.8 | V | VCC=H $\rightarrow \mathrm{L}$ |
| UVLO hysteresis voltage | VUVLOHys | 50 | 100 | 200 | mV |  |
| Soft start time | TSS | 0.5 | 1 | 2 | ms |  |
| Timer latch time | TLATCH | 0.5 | 1 | 2 | ms |  |

${ }^{* 5}$ Design Guarantee (Outgoing inspection is not done on all products)
© BD9104FVM( $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{Vcc}=5 \mathrm{~V}, \mathrm{EN}=\mathrm{Vcc}$ unless otherwise specified.)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby current | ІІтв | - | 0 | 10 | $\mu \mathrm{A}$ | EN=GND |
| Bias current | Icc | - | 250 | 400 | $\mu \mathrm{A}$ |  |
| EN Low voltage | Venl | - | GND | 0.8 | V | Standby mode |
| EN High voltage | Venh | 2.0 | Vcc | - | V | Active mode |
| EN input current | IEN | - | 1 | 10 | $\mu \mathrm{A}$ | $V_{\text {En }}=5 \mathrm{~V}$ |
| Oscillation frequency | Fosc | 0.8 | 1 | 1.2 | MHz |  |
| Pch FET ON resistance *5 | Ronp | - | 0.35 | 0.60 | $\Omega$ | PVcc=5V |
| Nch FET ON resistance *5 | Ronn | - | 0.25 | 0.50 | $\Omega$ | PVcc=5V |
| Output voltage | Vout | 3.234 | 3.300 | 3.366 | V |  |
| ITH sink current | Ithsi | 10 | 20 | - | $\mu \mathrm{A}$ | Vout=H |
| ITH source current | Ithso | 10 | 20 | - | $\mu \mathrm{A}$ | Vout=L |
| UVLO threshold voltage | Vuvioth | 3.9 | 4.1 | 4.3 | V | $\mathrm{Vcc}=\mathrm{H} \rightarrow \mathrm{L}$ |
| UVLO hysteresis voltage | Vuvıohys | 50 | 100 | 200 | mV |  |
| Soft start time | Tss | 0.5 | 1 | 2 | ms |  |
| Timer latch time | Tlatch | 0.5 | 1 | 2 | ms |  |

${ }^{* 5}$ Design Guarantee (Outgoing inspection is not done on all products)
© $\operatorname{BD} 9106 \mathrm{FVM}\left(\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{Vcc}=5 \mathrm{~V}, \mathrm{EN}=\mathrm{Vcc}, \mathrm{R} 1=20 \mathrm{k} \Omega, \mathrm{R} 2=10 \mathrm{k} \Omega\right.$ unless otherwise specified.)

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby current | Іstb | - | 0 | 10 | $\mu \mathrm{A}$ | EN=GND |
| Bias current | Icc | - | 250 | 400 | $\mu \mathrm{A}$ |  |
| EN Low voltage | Venl | - | GND | 0.8 | V | Standby mode |
| EN High voltage | Venh | 2.0 | Vcc | - | V | Active mode |
| EN input current | IEN | - | 1 | 10 | $\mu \mathrm{A}$ | $V_{\text {En }}=5 \mathrm{~V}$ |
| Oscillation frequency | Fosc | 0.8 | 1 | 1.2 | MHz |  |
| Pch FET ON resistance *5 | Ronp | - | 0.35 | 0.60 | $\Omega$ | PVcc $=5 \mathrm{~V}$ |
| Nch FET ON resistance *5 | Ronn | - | 0.25 | 0.50 | $\Omega$ | $\mathrm{PV} \mathrm{cc}=5 \mathrm{~V}$ |
| ADJ reference voltage | VADJ | 0.780 | 0.800 | 0.820 | V |  |
| Output voltage | Vout | - | 1.200 | - | V |  |
| ITH sınk current | ItHSI | 10 | 20 | - | $\mu \mathrm{A}$ | ADJ=H |
| ITH source current | Ithso | 10 | 20 | - | $\mu \mathrm{A}$ | ADJ=L |
| UVLO threshold voltage | Vuvloth | 3.2 | 3.4 | 3.6 | V | $\mathrm{Vcc}=\mathrm{H} \rightarrow \mathrm{L}$ |
| UVLO hysteresis voltage | Vuvıohys | 50 | 100 | 200 | mV |  |
| Soft start time | Tss | 1.5 | 3 | 6 | ms |  |
| Timer latch time | Tlatch | 0.5 | 1 | 2 | ms |  |

*5 Design Guarantee (Outgoing inspection is not done on all products)

## -Characteristics data

■Vcc-Vout


Fig. 1 Vcc-Vout


Fig. 2 Vcc-Vout


Fig. 5 Ven-Vout


Fig. 8 IOUT-Vout


Fig. 3 Vcc-Vout

Fig. 6 Ven-Vout


Fig. 9 IOUT-VOUT

## ■ Soft start



Fig. 10 Soft start waveform


Fig. 11 Soft start waveform


Fig. 12 Soft start waveform

■SW waveform lo=10mA


Fig. 13 SW waveform $\mathrm{lo}=10 \mathrm{~mA}$ (SLLM control)

■SW waveform $\mathrm{IO}=200 \mathrm{~mA}$


Fig. 16 SW waveform $\mathrm{lo}=200 \mathrm{~mA}$ (PWM control)

Transient response $\mathrm{IO}=100 \mathrm{~mA} \rightarrow 600 \mathrm{~mA}$


Fig. 19 Transient response $\mathrm{lo}=100 \rightarrow 600 \mathrm{~mA}(10 \mu \mathrm{~s})$


Fig. 20 Transient response $\mathrm{lo}=100 \rightarrow 600 \mathrm{~mA}(10 \mu \mathrm{~s})$

Fig. 23 Transient response $\mathrm{lo}=600 \rightarrow 100 \mathrm{~mA}(10 \mu \mathrm{~s})$


Fig. 15 SW waveform $1 \mathrm{o}=10 \mathrm{~mA}$ (SLLM control VouT=1.8V)


Fig. 18 SW waveform
$\mathrm{lo}=200 \mathrm{~mA}(\mathrm{PWM}$ control VoUT $=1.8 \mathrm{~V}$ )


Fig. 21 Transient response $\mathrm{lo}=100 \rightarrow 600 \mathrm{~mA}(10 \mu \mathrm{~s})$ (VOUT=1.8V)


Fig. 24 Transient response $\mathrm{lo}=600 \rightarrow 100 \mathrm{~mA}(10 \mu \mathrm{~s})$ (VOUT=1.8V)

## ■Ta-Vout



Fig. 25 Ta-Vout


Fig. 26 Ta-Vout


Fig. 29 Efficiency
(Vcc=EN=5V,Vout=3.3V)


Fig. 32 Ta-Ronn


Fig. 35 Ta-Icc


Fig. 27 Ta-Vout


Fig. 30 Efficiency
(Vcc=EN=5V,Vout=1.8V)


Fig.33Ta-Ronp


Fig. 36 Vcc-Fosc

- Block diagram, Application circuit

BD9102FVM
BD9104FVM


Fig. 37 BD9102FVM TOP View BD9104FVM


Fig. 38 BD9102FVM Block diagram BD9104FVM

-Pin No. \& function table

| Pin No. | Pin name | PIN function |
| :---: | :---: | :--- |
| 1 | Vout/ADJ | Output voltage detect pin/ ADJ for BD9106FVM |
| 2 | ITH | GmAmp output pin/Connected phase compensation capacitor |
| 3 | EN | Enable pin(Active High) |
| 4 | GND | Ground |
| 5 | PGND | Nch FET source pin |
| 6 | SW | Pch/Nch FET drain output pin |
| 7 | PVcc | Pch FET source pin |
| 8 | Vcc | VCC power supply input pin |

Advantage 1 : Offers fast transient response with current mode control system.


Voltage drop due to sudden change in load was reduced by $50 \%$.
Fig. 41 Comparison of transient response

Advantage 2 : Offers high efficiency for all load range.

- For lighter load:

Utilizes the current mode control mode called SLLM for lighter load, which reduces various dissipation such as switching dissipation ( $\mathrm{P}_{\mathrm{Sw}}$ ), gate charge/discharge dissipation, ESR dissipation of output capacitor ( $\mathrm{P}_{\mathrm{ESR}}$ ) and on-resistance dissipation ( $\mathrm{P}_{\mathrm{RON}}$ ) that may otherwise cause degradation in efficiency for lighter load.

Achieves efficiency improvement for lighter load.

- For heavier load:

Utilizes the synchronous rectifying mode and the low on-resistance MOS FETs incorporated as power transistor.
\{ ON resistance of P-channel MOS FET: $0.35 \Omega$ (Typ.)
$\{$ ON resistance of N -channel MOS FET: $0.25 \Omega$ (Typ.)


Achieves efficiency improvement for heavier load.


Fig. 42 Efficiency

Offers high efficiency for all load range with the improvements mentioned above.

Advantage 3 : • Supplied in smaller package like MOSP8 due to small-sized power MOS FET incorporated.

- Allows reduction in size of application products

$\left[\begin{array}{l}\text { - Output capacitor Co required for current mode control: } 10 \mu \mathrm{~F} \text { ceramic capacitor } \\ \text { - Inductance L required for the operating frequency of } 1 \mathrm{MHz}: 4.7 \mu \mathrm{H} \text { inductor }\end{array}\right.$
Reduces a mounting area required.


Fig. 43 Example application

BD910 $\square$ FVM is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode for heavier load, while it utilizes SLLM (Simple Light Load Mode) operation for lighter load to improve efficiency.

## OSynchronous rectifier

It does not require the power to be dissipated by a rectifier externally connected to a conventional DC/DC converter IC, and its P.N junction shoot-through protection circuit limits the shoot-through current during operation, by which the power dissipation of the set is reduced.

OCurrent mode PWM control
Synthesizes a PWM control signal with a inductor current feedback loop added to the voltage feedback.

- PWM (Pulse Width Modulation) control

The oscillation frequency for PWM is 1 MHz . SET signal form OSC turns ON a P-channel MOS FET (while a N-channel MOS FET is turned OFF), and an inductor current $I_{L}$ increases. The current comparator (Current Comp) receives two signals, a current feedback control signal (SENSE: Voltage converted from $I_{L}$ ) and a voltage feedback control signal (FB), and issues a RESET signal if both input signals are identical to each other, and turns OFF the P-channel MOS FET (while a N -channel MOS FET is turned ON) for the rest of the fixed period. The PWM control repeat this operation.

- SLLM (Simple Light Load Mode) control

When the control mode is shifted from PWM for heavier load to the one for lighter load or vise versa, the switching pulse is designed to turn OFF with the device held operated in normal PWM control loop, which allows linear operation without voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa. Although the PWM control loop continues to operate with a SET signal from OSC and a RESET signal from Current Comp, it is so designed that the RESET signal is held issued if shifted to the light load mode, with which the switching is tuned OFF and the switching pulses are thinned out under control. Activating the switching intermittently reduces the switching dissipation and improves the efficiency.


Fig. 44 Diagram of current mode PWM control


Fig. 45 PWM switching timing chart


Fig. 46 SLLM switching timing chart

## -Description of operations

- Soft-start function

EN terminal shifted to "High" activates a soft-starter to gradually establish the output voltage with the current limited during startup, by which it is possible to prevent an overshoot of output voltage and an inrush current.

- Shutdown function

With EN terminal shifted to "Low", the device turns to Standby Mode, and all the function blocks including reference voltage circuit, internal oscillator and drivers are turned to OFF. Circuit current during standby is $0 \mu \mathrm{~F}$ (Typ.).

- UVLO function

Detects whether the input voltage sufficient to secure the output voltage of this IC is supplied. And the hysteresis width of 100 mV (Typ.) is provided to prevent output chattering.

- BD9102FVM BD9104FVM

Tss=1msec(typ.)

- BD9106FVM


Fig. 47 Soft start, Shutdown, UVLO timing chart

- Short-current protection circuit with time delay function

Turns OFF the output to protect the IC from breakdown when the incorporated current limiter is activated continuously for at least 1 ms . The output thus held tuned OFF may be recovered by restarting EN or by re-unlocking UVLO.


Fig. 48 Short-current protection circuit with time delay timing chart

## -Switching regulator efficiency

Efficiency $\eta$ may be expressed by the equation shown below:
$\eta=\frac{\text { Vout } \times \text { lout }}{\text { Vin } \times \operatorname{lin}} \times 100[\%]=\frac{\text { Pout }}{\text { Pin }} \times 100[\%]=\frac{\text { Pout }}{\text { POUT }+ \text { PD } \alpha} \times 100[\%]$

Efficiency may be improved by reducing the switching regulator power dissipation factors $\mathrm{P}_{\mathrm{D}} \alpha$ as follows:

Dissipation factors:

1) ON resistance dissipation of inductor and FET : $P D\left(I^{2} R\right)$
2) Gate charge/discharge dissipation : PD(Gate)
3) Switching dissipation : PD(SW)
4) ESR dissipation of capacitor : $\mathrm{PD}(\mathrm{ESR})$
5) Operating current dissipation of IC : PD(IC)
6) $\mathrm{PD}\left(I^{2} \mathrm{R}\right)=$ lout $^{2} \times(\operatorname{Rcoil} \times \operatorname{Ron}) \quad(\operatorname{Rcoil}[\Omega]: \operatorname{DC}$ resistance of inductor, Ron $[\Omega]:$ ON resistance of FET Iout[A] : Output current.)
7) $\mathrm{PD}($ Gate $)=\mathrm{Cgs} \times \mathfrak{f} \times \mathrm{V}$ (Cgs[F]: Gate capacitance of $F E T, f[\mathrm{H}]:$ Switching frequency, $\mathrm{V}[\mathrm{V}]:$ Gate driving voltage of $F E T$ ) 3) $\mathrm{PD}(\mathrm{SW})=\frac{\text { Vin }^{2} \times \text { CRSS } \times \text { IOUT } \times \mathrm{f}}{\text { IDRIVE }} \quad$ (CRSS[F] : Reverse transfer capacitance of FET,IDRIVE[A] : Peak current of gate.)
8) $P D(E S R)=$ IRMS $^{2} \times E S R \quad$ (IRMS $[A]:$ Ripple current of capacitor,ESR $[\Omega]:$ Equivalent series resistance.)
9) $\mathrm{PD}(\mathrm{IC})=\mathrm{Vin} \times \operatorname{ICC} \quad$ (ICC[A] : Circuit current.)

- Consideration on permissible dissipation and heat generation

As this IC functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered.

For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered. Because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation.

P=Iout ${ }^{2} \times($ Rcoil + Ron $)$
Ron=D $\times$ Ronp+(1-D)Ronn

D: ON duty (=Vout/Vcc)
Rcoll : DC resistance of coil
Ronp : ON resistance of P-channel MOS FET
Ronn : ON resistance of N -channel MOS FET
Iout : Output current

If $\mathrm{Vcc}=5 \mathrm{~V}$, Vout=3.3V, Rcoil $=0.15 \Omega$, Ronp $=0.35 \Omega$, Ronn $=0.25 \Omega$
lout $=0.8 \mathrm{~A}$, for example,
$\mathrm{D}=\mathrm{Vout} / \mathrm{Vcc}=3.3 / 5=0.66$
RoN $=0.66 \times 0.35+(1-0.66) \times 0.25$

$$
=0.231+0.085
$$

$$
=0.316[\Omega]
$$



Fig. 49 Thermal derating curves

$$
\mathrm{P}=0.8^{2} \times(0.15+0.316)
$$

$$
\fallingdotseq 298[\mathrm{mV}]
$$

As RONP is greater than RONN in this IC, the dissipation increases as the ON duty becomes greater. With the consideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed.

1. Selection of inductor (L)

IL


Fig. 50 Output ripple current

The inductance significantly depends on output ripple current. As seen in the equation (1), the ripple current decreases as the inductor and/or switching frequency increases.

$$
\Delta I L=\frac{(\text { Vcc-Vout }) \times \text { Vout }}{\mathrm{L} \times \mathrm{Vcc} \times \mathrm{f}}[\mathrm{~A}] \cdot \cdot(1)
$$

Appropriate ripple current at output should be $30 \%$ more or less of the maximum output current.

$$
\begin{aligned}
\Delta \mathrm{IL} & =0.3 \times \text { Ioutmax. }[\mathrm{A}] \cdot \cdots(2) \\
\mathrm{L} & =\frac{(\mathrm{Vcc}-\mathrm{VoUT}) \times \mathrm{Vout}}{\Delta \mathrm{IL} \times \mathrm{Vcc} \times \mathrm{f}}[\mathrm{H}] \cdot \cdots(3)
\end{aligned}
$$

( $\Delta \mathrm{I}$ L: Output ripple current, and f: Switching frequency)
*Current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases efficiency. The inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating.

If $\mathrm{Vcc}=5 \mathrm{~V}$, Vout $=3.3 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}, \quad \Delta \mathrm{IL}=0.3 \times 0.8 \mathrm{~A}=0.24 \mathrm{~A}$, for example,

$$
\mathrm{L}=\frac{(5-3.3) \times 3.3}{0.24 \times 5 \times 1 \mathrm{M}}=4.675 \mu \rightarrow 4.7[\mu \mathrm{H}]
$$

*Select the inductor of low resistance component (such as DCR and ACR) to minimize dissipation in the inductor for better efficiency.
2. Selection of output capacitor (Co)


Fig. 51 Output capacitor

Output capacitor should be selected with the consideration on the stability region and the equivalent series resistance required to smooth ripple voltage.
Output ripple voltage is determined by the equation (4) :
$\Delta$ Vout $=\Delta$ IL×ESR [V] • • • (4)
( $\Delta \mathrm{IL}$ : Output ripple current, ESR: Equivalent series resistance of output capacitor)
*Rating of the capacitor should be determined allowing sufficient margin against output voltage. Less ESR allows reduction in output ripple voltage.

As the output rise time must be designed to fall within the soft-start time, the capacitance of output capacitor should be determined with consideration on the requirements of equation (5):

$$
\mathrm{Co} \leqq \frac{\text { Tss } \times(\text { llimit-lout })}{\text { Vout }} \cdots \cdot(5)
$$

In case of BD9104FVM, for instance, and if Vout $=3.3 \mathrm{~V}$, Iout $=0.8 \mathrm{~A}$, and $\mathrm{Tss}=1 \mathrm{~ms}$,

$$
\mathrm{Co} \leqq \frac{1 \mathrm{~m} \times(2-0.8)}{3.3} \fallingdotseq 364[\mu \mathrm{~F}]
$$

Inappropriate capacitance may cause problem in startup. $\mathrm{A} 10 \mu \mathrm{~F}$ to $100 \mu \mathrm{~F}$ ceramic capacitor is recommended.
3. Selection of input capacitor (Cin)


Fig. 52 Input capacitor

Input capacitor to select must be a low ESR capacitor of the capacitance sufficient to cope with high ripple current to prevent high transient voltage. The ripple current IRMS is given by the equation (6):

$$
\begin{aligned}
& \text { IRMS }=\text { Iout } \times \frac{\sqrt{\text { Vcc(Vcc-Vout) }}}{\text { Vcc }}[A] \cdot \cdot(6) \\
& \text { < Worst case }>\text { IRMS(max.) } \\
& \text { When VCC is twice the Vout, IRMS }=\frac{\text { IouT }}{2} \\
& \text { If VcC=5V, Vout=3.3V, and IouTmax. }=0.8 \mathrm{~A} \text {, } \\
& \text { IRMS }=0.8 \times \frac{\sqrt{5(5-3.3)}}{5}=0.46[\text { ARMS }]
\end{aligned}
$$

A low ESR $10 \mu \mathrm{~F} / 10 \mathrm{~V}$ ceramic capacitor is recommended to reduce ESR dissipation of input capacitor for better efficiency.
4. Determination of RITH, CITH that works as a phase compensator

As the Current Mode Control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due to a CR filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency area due to the output capacitor and its ESR. So, the phases are easily compensated by adding a zero to the power amplifier output with C and R as described below to cancel a pole at the power amplifier.

$\mathrm{fp}=\frac{1}{2 \pi \times \mathrm{Ro} \times \mathrm{Co}}$
$\mathrm{fz}(\mathrm{ESR})=\frac{1}{2 \pi \times \mathrm{EsR} \times \mathrm{Co}}$

## Pole at power amplifier

When the output current decreases, the load resistance Ro increases and the pole frequency lowers.

$$
\begin{aligned}
& \mathrm{fp}(\text { Min. })=\frac{1}{2 \pi \times \text { RoMax. } \times \mathrm{Co}}[\mathrm{~Hz}] \leftarrow \text { with lighter load } \\
& \mathrm{fp}(\text { Max. })=\frac{1}{2 \pi \times \text { RoMin. } \times \mathrm{Co}}[\mathrm{~Hz}] \leftarrow \text { with heavier load }
\end{aligned}
$$

## Zero at power amplifier

Increasing capacitance of the output capacitor lowers the pole frequency while the zero frequency does not change. (This is because when the capacitance is doubled, the capacitor ESR reduces to half.)

$$
\mathrm{fZ}(\mathrm{Amp} .)=\frac{1}{2 \pi \times \mathrm{RITH} . \times \mathrm{CITH}}
$$

Fig. 54 Error amp phase compensation characteristics


Fig. 55 Typical application

Stable feedback loop may be achieved by canceling the pole fp (Min.) produced by the output capacitor and the load resistance with CR zero correction by the error amplifier.

$$
\begin{aligned}
& \mathrm{fz} \text { (Amp.) }=\mathrm{fp} \text { (Min.) } \\
& \longrightarrow \frac{1}{2 \pi \times \text { RITH } \times \text { CITH }}=\frac{1}{2 \pi \times \text { RoMax. } \times \text { Co }}
\end{aligned}
$$

5. Determination of output voltage (for BD9106FVM only)

The output voltage Vout is determined by the equation (7):
Vout=(R2/R1+1)×VADJ • • (7) VADJ: Voltage at ADJ terminal (0.8V Typ.) With R1 and R2 adjusted, the output voltage may be determined as required.
(Adjustable output voltage range : $1.0 \mathrm{~V} \sim 2.5 \mathrm{~V}$ )
Use $1 \mathrm{k} \Omega \sim 100 \mathrm{k} \Omega$ resistor for R1. If a resistor of the resistance higher than $100 \mathrm{k} \Omega$ is used, check the assembled set carefully for ripple voltage etc.


Fig. 56 Determination of output voltage


Fig. 57 Layout diagram
(1) For the sections drawn with heavy line, use thick conductor pattern as short as possible.
(2) Lay out the input ceramic capacitor CIN closer to the pins PVCC and PGND, and the output capacitor Co closer to the pin PGND.
(3) Lay out CITH and RITH between the pins ITH and GND as neat as possible with least necessary wiring.

Table1.Recommended parts list of application [BD9102FVM]

| symbol | part | value | manufacturer | series |
| :---: | :--- | :---: | :---: | :--- |
| L | Inductor | $4.7 \mu \mathrm{H}$ | Sumida | CMD6D11B |
| CIN | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| Co | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| CITH | Ceramic capacitor | 330 pF | murata | GRM18series |
| RITH | Resistor | $30 \mathrm{k} \Omega$ | ROHM | MCR10 3002 |

Table2. Recommended parts list of application [BD9104FVM]

| symbol | part | value | manufacturer | series |
| :---: | :--- | :---: | :---: | :--- |
| L | Inductor | $4.7 \mu \mathrm{H}$ | Sumida | CMD6D11B |
| CIN | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| Co | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| CITH | Ceramic capacitor | 330 pF | murata | GRM18series |
| RITH | Resistor | $51 \mathrm{k} \Omega$ | ROHM | MCR105102 |

Table3.Recommended parts list of application [BD9106FVM]

| symbol | part | value | manufacturer | series |
| :---: | :--- | :---: | :---: | :--- |
| L | Inductor | $4.7 \mu \mathrm{H}$ | Sumida | CMD6D11B |
| CIN | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| Co | Ceramic capacitor | $10 \mu \mathrm{~F}$ | Kyocera | CM316X5R106M10A |
| CITH | Ceramic capacitor | 750 pF | murata | GRM18series |

table4.BD9106FVM RITH recommended value

| Vout[V] | $\operatorname{Rith}$ |
| :---: | :---: |
| 1.0 | $18 \mathrm{k} \Omega$ |
| 1.2 | $22 \mathrm{k} \Omega$ |
| 1.5 | $22 \mathrm{k} \Omega$ |
| 1.8 | $27 \mathrm{k} \Omega$ |
| 2.5 | $36 \mathrm{k} \Omega$ |

*BD9106FVM: As the resistance recommended for RITH depends on the output voltage, check the output voltage for determination of resistance.

- I/O equivalence circuit

※BD9106FVM 1pin(ADJ)


2pin(ITH)

$3 \operatorname{pin}(E N)$



Fig. 58 I/O equivalence circuit

## 1. Absolute Maximum Ratings

While utmost care is taken to quality control of this product, any application that may exceed some of the absolute maximum ratings including the voltage applied and the operating temperature range may result in breakage. If broken, short-mode or open-mode may not be identified. So if it is expected to encounter with special mode that may exceed the absolute maximum ratings, it is requested to take necessary safety measures physically including insertion of fuses.
2. Electrical potential at GND

GND must be designed to have the lowest electrical potential In any operating conditions.
3. Short-circuiting between terminals, and mismounting

When mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. Failure to do so may result in IC breakdown. Short-circuiting due to foreign matters entered between output terminals, or between output and power supply or GND may also cause breakdown.

## 4.Operation in Strong electromagnetic field

Be noted that using the IC in the strong electromagnetic radiation can cause operation failures.

## 5. Thermal shutdown protection circuit

Thermal shutdown protection circuit is the circuit designed to isolate the IC from thermal runaway, and not intended to protect and guarantee the IC. So, the IC the thermal shutdown protection circuit of which is once activated should not be used thereafter for any operation originally intended.
6. Inspection with the IC set to a pc board

If a capacitor must be connected to the pin of lower impedance during inspection with the IC set to a pc board, the capacitor must be discharged after each process to avoid stress to the IC. For electrostatic protection, provide proper grounding to assembling processes with special care taken in handling and storage. When connecting to jigs in the inspection process, be sure to turn OFF the power supply before it is connected and removed.
7. Input to IC terminals

This is a monolithic IC with $\mathrm{P}^{+}$isolation between P -substrate and each element as illustrated below. This P -layer and the N -layer of each element form a $\mathrm{P}-\mathrm{N}$ junction, and various parasitic element are formed.
If a resistor is joined to a transistor terminal as shown in Fig 59:
○P-N junction works as a parasitic diode if the following relationship is satisfied; GND>Terminal A (at resistor side), or GND>Terminal B (at transistor side); and
Oif GND>Terminal B (at NPN transistor side),
a parasitic NPN transistor is activated by N-layer of other element adjacent to the above-mentioned parasitic diode. The structure of the IC inevitably forms parasitic elements, the activation of which may cause interference among circuits, and/or malfunctions contributing to breakdown. It is therefore requested to take care not to use the device in such manner that the voltage lower than GND (at P-substrate) may be applied to the input terminal, which may result in activation of parasitic elements.


Fig. 59 Simplified structure of monorisic IC

## 8. Ground wiring pattern

If small-signal GND and large-current GND are provided, It will be recommended to separate the large-current GND pattern from the small-signal GND pattern and establish a single ground at the reference point of the set PCB so that resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the small-signal GND. Pay attention not to cause fluctuations in the GND wiring pattern of external parts as well.
-Ordering part number


MSOP8

<Tape and Reel information>

| Tape | Embossed carrier tape |
| :--- | :--- |
| Quantity | 3000pcs |
| Direction <br> of feed | TR <br> (The direction is the 1pin of product is at the upper light when you hold <br> reel on the left hand and you pull out the tape on the right hand) |



## Notes

- No technical content pages of this document may be reproduced in any form or transmitted by any means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the product described in this document are for reference only. Upon actual use, therefore, please request that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or otherwise dispose of the same, no express or implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).
Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.
It is our top priority to supply products with the utmost quality and reliability. However, there is always a chance of failure due to unexpected factors. Therefore, please take into account the derating characteristics and allow for sufficient safety features, such as extra margin, anti-flammability, and fail-safe measures when designing in order to prevent possible accidents that may result in bodily harm or fire caused by component failure. ROHM cannot be held responsible for any damages arising from the use of the products under conditions out of the range of the specifications or due to non-compliance with the NOTES specified in this catalog.

Thank you for your accessing to ROHM product informations.
More detail product informations and catalogs are available, please contact your nearest sales office.

[^1]
[^0]:    *1 Pd should not be exceeded.
    *2 Derating in done $3.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for temperatures above $\mathrm{Ta}=25^{\circ} \mathrm{C}$.
    $*^{* 3}$ Derating in done $4.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for temperatures above $\mathrm{Ta}=25^{\circ} \mathrm{C}$, Mounted on $70 \mathrm{~mm} \times 70 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ Glass Epoxy PCB.

[^1]:    Copyright © 2008 ROHM CO.,LTD.
    ROHM CO., LTD. 21 Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan
    TEL: +81-75-311-2121
    FAX : +81-75-315-0172

